发明名称 Bitsynkroniserare
摘要 A bit synchronizer for the interpretation of a bit data stream received in a receiver when strobed by an isochronous or plesiochronous clock signal which lies in the receiver time domain is disclosed. This is achieved by alternate activation and deactivation of a first and a second phase aligner respectively, based on monitoring a delay controlled voltage of the active phase aligner. The phase aligners each utilizes differential delay lines which are comprised of differential delay elements, which in turn are comprised of pairs of inverting devices, where both devices of each pair have a controllable delay for positive edges and a pulse form restoring function for negative edges, alternatively a controllable delay for negative edges and a pulse form restoring function for positive edges. Because each DDE is constructed symmetrically, feedback from the outputs Q and Q on INV2 can be easily effected to the inputs FB and FB on INV1, and from the outputs Q and Q on INV1 in a delay element can be readily fed back to the inputs FB and FB respectively on INV2 in the preceding delay element. Because the feedback route quickly changes the ramp edge to full logic level as soon as the threshold voltage has been reached in the inverting device, the preceding stage is prepared for the restoring function that it will have for the next data edge, thereby avoiding interference effects. <IMAGE>
申请公布号 SE9300679(L) 申请公布日期 1994.09.02
申请号 SE19930000679 申请日期 1993.03.01
申请人 ELLEMTEL UTVECKLINGS AB 发明人 HAULIN TORD;SEGERBAECK PER;MAEDER HEINZ
分类号 H03K5/1532;G06F1/10;H03K5/14;H03K17/96;H04L7/00;H04L7/027;H04L7/033;(IPC1-7):H04L7/033;H03K5/13 主分类号 H03K5/1532
代理机构 代理人
主权项
地址