发明名称 System of transferring data in a multi-CPU arrangement using address generators
摘要 A system for transferring digital signals between at least two printed circuit boards (packages) provided within a digital signal processing apparatus and each mounting a plurality of electronic parts such as microprocessors between a CPU package and a peripheral control package. The CPU package has a microprocessor (CPU), a transmitting sequential address generator 1, a receiving sequential address generator circuit 1, a transmitting dual port RAM 1 and a receiving dual port RAM 1. The peripheral control package has a digital processing circuit, a transmitting sequential address generator 2, a receiving sequential address generator 2, a transmitting dual port RAM 2 and a receiving dual port RAM. When a control information is to be sent from the CPU to the digital processing circuit, the CPU is required to only write the control information in the transmitting dual port RAM. The control information is read out from the transmitting dual port RAM according to sequential addresses produced by the transmitting sequential address generator independently from the CPU and outputted to the receiving dual port RAM of the peripheral control package. The control information thus outputted is written in the receiving dual port RAM 2 according to addresses produced by the receiving sequential address generator 2. The digital processing circuit reads the control information from the receiving dual port RAM 2 and processes it in a manner predetermined. This is the same for a case where information is transferred from the digital processing circuit to the CPU.
申请公布号 US5341473(A) 申请公布日期 1994.08.23
申请号 US19910743052 申请日期 1991.08.09
申请人 NEC CORPORATION 发明人 TAKAYAMA, MICHIO
分类号 G06F13/28;(IPC1-7):G06F9/46;G06F13/42 主分类号 G06F13/28
代理机构 代理人
主权项
地址