发明名称 Compensated digital frequency synthesizer
摘要 A digital frequency synthesizer circuit with spur compensation includes a demodulator circuit (118) for demodulating the output signal (116) of the synthesizer's accumulator (108). Demodulator (118) also inverts the signal, and provides an inverted demodulated output signal (142) which is then coupled to the synthesizer clock (124) after passing through a gain stage (122) in order to modulate the synthesizer clock (124) with a compensation signal (146). The compensated clock signal (140) is then sent to accumulator (108) in order to substantially cancel out any jitter in the accumulator's output signal (116). The modulation signal (MOD IN) which is digitally applied to accumulator (108) is applied in analog fashion to the gain stage (122) in order to prevent the desired modulation signal (MOD IN) from being canceled in the output signal (116).
申请公布号 US5331293(A) 申请公布日期 1994.07.19
申请号 US19920940259 申请日期 1992.09.02
申请人 MOTOROLA, INC. 发明人 SHEPHERD, WAYNE P.;HECK, JOSEPH P.
分类号 G06F1/03;H03B1/04;H03B28/00;H03C1/04;H03C3/09;H03L7/02;H03L7/16;(IPC1-7):H03L7/00;H04B1/40 主分类号 G06F1/03
代理机构 代理人
主权项
地址