发明名称 Blocked flash write in dynamic RAM devices
摘要 A dynamic random access memory (DRAM) device that is selectively operable in a normal write mode, in a block write mode, or in a blocked flash write mode in accordance with a mode select signal. In the preferred embodiment, each column of a 512x512 DRAM is divided into eight superblocks of 64 columns, each superblock being in turn divided into eight blocks of 8 columns each. An address decoder decodes the most significant column address bits A8-A6 to provide a group select signal specifying a 64-bit superblock, the next most significant column address bits A5-A3 to provide a block select signal specifying a 8-bit block, and the least significant column address bits A2-A0 to provide a cell select signal specifying a particular column. In the normal write mode, data is written to the specified column in the specified block in the specified superblock. In the block write mode, the same data is simultaneously written to selected columns in the specified block in the specified superblock. In the blocked flash write mode, the same data is simultaneously written to selected blocks in the specified superblock. An 8-bit data input line (D7-D0) is used to provide bits that select columns in the block write mode or blocks in the blocked flash write mode.
申请公布号 US5319606(A) 申请公布日期 1994.06.07
申请号 US19920989688 申请日期 1992.12.14
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 BOWEN, ANDREW D.;TAMLYN, ROBERT
分类号 G11C11/4072;G11C11/408;(IPC1-7):G11C8/00 主分类号 G11C11/4072
代理机构 代理人
主权项
地址