发明名称 Forming resistors for intergrated circuits
摘要 A method is provided for forming multi-valued linear resistors for an integrated circuit using a single mask level. A plurality of trenches are defined in a substrate. Each trench has contact regions of a specific lateral dimension and a narrower portion extending therebetween. Successive conformal layers of a first dielectric layer, a first conductive layer of high resistivity and a second conductive layer of lower resistivity are provided to fill the trench. The amount of the second conductive layer which fills the trench depends on the width of the trench. The resulting structure is planarized, preferably by chemical-mechanical polishing to provide fully planarized topography. Advantageously when the first and second conductive layers are provided from layers of undoped and doped polysilicon respectively, the trench dimensions control the amount of dopant incorporated in each region of the trench. After annealing to diffuse dopant, the wider end contact regions are heavily doped to form contact regions, and the intermediate narrow portion of the trench is doped to a level dependent on the width of the trench, thereby forming a resistive element having a resistivity inversely dependent on the trench width. The method is compatible with CMOS, Bipolar and Bipolar CMOS processes.
申请公布号 US5316978(A) 申请公布日期 1994.05.31
申请号 US19930037048 申请日期 1993.03.25
申请人 NORTHERN TELECOM LIMITED 发明人 BOYD, JOHN M.;ELLUL, JOSEPH P.;TAY, SING P.
分类号 H01L21/02;(IPC1-7):H01L21/320;H01L21/283 主分类号 H01L21/02
代理机构 代理人
主权项
地址