发明名称 Dynamic random access memory device having a parallel testing mode for producing arbitrary test pattern.
摘要 A semiconductor random access memory device is subjected to a parallel testing operation to see whether or not a defective memory cell is incorporated in the semiconductor random access memory device; in the parallel testing operation, a test bit of logic "1" level is sequentially written into a first predetermined address of each of data storage blocks (MB00 to MBmn) by changing a column address, then, a test bit of logic "0" level is written into a second predetermined address of each of the data storage blocks by changing the column address again, and the write-in operation is repeated so as to form a checker-like bit pattern in each data storage block; after the formation of the test pattern, the test bits are sequentially read out from the first predetermined address of the data storage blocks to a read and write data bus system to see whether or not any one of the test bits are inconsistent with the other test bits so that the parallel testing is carried out on various bit patterns. <IMAGE>
申请公布号 EP0591811(A2) 申请公布日期 1994.04.13
申请号 EP19930115586 申请日期 1993.09.27
申请人 NEC CORPORATION 发明人 TAKESHIMA, TOSHIO;SUGIBAYASHI, TADAHIKO;NARITAKE, ISAO
分类号 G11C29/00;G11C11/401;G11C11/407;G11C29/34 主分类号 G11C29/00
代理机构 代理人
主权项
地址