发明名称 Data processor having two instruction registers connected in cascade and two instruction decoders
摘要 A data processor is provided with a first register storing a first half word of one instruction; a second register storing a second half word of the instruction; a first decoder decoding the first half word and at the same time detecting whether there exists an addressing extension portion between the first half word and the second half word; a second decoder decoding the second half word; and, a decode result generating circuit, to which a detection signal of the first decoder indicates whether the addressing extension portion exists. A decode result of the first decoder and a decode result of the second decoder are supplied to the decode result generating circuit. An extension portion register is provided to store the addressing extension portion. When the first decoder detects the addressing extension portion, the decode result generating circuit invalidates the decode result of the second decoder. On the other hand, in the case where there exists no addressing extension portion, the decode result generating circuit judges, on the basis of the detection signal, that the decode result of the second decoder is valid.
申请公布号 US5301285(A) 申请公布日期 1994.04.05
申请号 US19920940762 申请日期 1992.09.04
申请人 HITACHI, LTD. 发明人 HANAWA, MAKOTO;NISHII, OSAMU;NARITA, SUSUMU;UCHIYAMA, KUNIO
分类号 G06F9/34;G06F9/38;(IPC1-7):G06F9/30 主分类号 G06F9/34
代理机构 代理人
主权项
地址