发明名称 Digital logic protocol interface for different semiconductor technologies
摘要 A method and apparatus for implementing silicon logic interface protocols in compound semiconductor technology converts the voltages corresponding to standard logic digital values to voltages appropriate to these digital values in compound semiconductor technology, and vice versa. In an input buffer circuit of the present invention, the voltage of the converted logic level depends only on the difference between the input standard voltage level and a reference voltage which corresponds to the threshold voltage of silicon logic so that the converted voltage is independent of device process, circuit temperature, and power supply output variations to first order. A source follower input is used so that the driving logic circuit need not source current to or sink current from the input buffer circuit so that fanout is not limited. An output buffer circuit of the present invention achieves a stable output buffer tri-state functionality and eliminates leakage current problems by a modification of a standard totem pole output configuration. A standard totem pole type output is modified to use a second pull-down MESFET which puts the source of the first pull-down MESFET at a small positive voltage. As a result, the gate-source diode of the first pull-down MESFET is reverse biased, shutting the first pull-down MESFET off hard.
申请公布号 US5298808(A) 申请公布日期 1994.03.29
申请号 US19920825109 申请日期 1992.01.23
申请人 VITESSE SEMICONDUCTOR CORPORATION 发明人 TERRELL, WILLIAM C.;DEMING, ROBERT N.;HINDS, RUSSELL S.
分类号 H03K19/003;H03K19/017;H03K19/0185;H03K19/094;(IPC1-7):H03K19/017 主分类号 H03K19/003
代理机构 代理人
主权项
地址