发明名称 Semiconductor memory with column decoded bit line equilibrate
摘要 A static random-access memory is disclosed which utilizes bit line pairs for each column of memory cells for communication of data between external data terminals and the memory cells. A precharge transistor is connected between each bit line and a precharge voltage, for example V , and an equilibration transistor is connected between the bit lines in each bit line pair. The precharge and equilibration transistors are controlled according to selection of the column, so that all columns which are not selected by the column address are precharged and equilibrated, including the unselected columns in the same sub-array as the selected columns. In an additional embodiment of the invention, a data transition detection circuit also controls the precharge and equilibration transistors, so that the precharge and equilibration transistors for the selected columns are turned on responsive to an input data transition during a write operation; this assists the write drivers in more quickly writing the new data onto the bit lines.
申请公布号 US5297090(A) 申请公布日期 1994.03.22
申请号 US19900627050 申请日期 1990.12.13
申请人 SGS-THOMSON MICROELECTRONICS, INC. 发明人 MCCLURE, DAVID C.
分类号 G11C11/41;G11C11/419;(IPC1-7):G11C7/00;G11C11/34 主分类号 G11C11/41
代理机构 代理人
主权项
地址