发明名称 Arithmetic circuit, and adaptive filter and echo canceler using it
摘要 In the digital signal processor used for realizing application filters, the filter output calculation processing system 5 and the tap coefficient update calculation processing system 6 are separated. In the update calculation processing system 6, the integrating calculation for the tap coefficient updating that requires read and write operations on the data memory DRM is performed in one machine cycle by using the dedicated data bus 10 and executing the read-modify-write operation on the data memory. As a result, to the extent that the time taken by the integrating processing which has conventionally required two machine cycles can be shortened, the operation clock frequency can be lowered to reduce the power consumption while maintaining the processing capability per unit of time.
申请公布号 US5297071(A) 申请公布日期 1994.03.22
申请号 US19920843538 申请日期 1992.02.28
申请人 HITACHI, LTD. 发明人 SUGINO, KIMIHIRO
分类号 H03H15/00;G06F9/302;G06F15/78;H04B3/23;(IPC1-7):G06F7/00 主分类号 H03H15/00
代理机构 代理人
主权项
地址