发明名称 Slimmer circuit technique
摘要 A fast parasitic-insensitive continuous-time filter and equalizer integrated circuit that uses an active integrator is described. Circuit techniques for excess-phase cancellation, and for setting the corner-frequency of the filter and equalizer are also described. These techniques result in a filter and equalizer chip with performance independent of process, supply, and temperature without employing phase-lock loops. This 20MHz 6th order Bessel filter and 2nd order equalizer operate from 5V, and generate only 0.24% (-52 dB) of total harmonic distortion when processing 2 Vp-p differential output signals. The device is optimized to limit high-frequency noise and to amplitude equalize the data pulses in hard disk read-channel systems. The device supports data rates of up to 36 Mbps, and is built in a 1.5(my)/4 GHz BiCMOS technology.
申请公布号 US5283483(A) 申请公布日期 1994.02.01
申请号 US19930009886 申请日期 1993.01.27
申请人 MICRO LINEAR CORPORATION 发明人 LABER, CARLOS A.;GRAY, PAUL R.
分类号 H03H11/04;(IPC1-7):H03K17/16 主分类号 H03H11/04
代理机构 代理人
主权项
地址