发明名称 Self aligned emitter/runner integrated circuit
摘要 A device structure is described wherein metal silicide contacts are made to polycrystalline silicon regions and nonmetal silicide contacts to monocrystalline silicon regions of an integrated circuit device. Polycrystalline silicon regions are formed and patterned. A dielectric masking layer is formed over the polycrystalline and monocrystalline silicon regions. The surfaces of the masking layer are covered and the irregularities of the surfaces filled with an organic material to thereby planarize the surfaces. The organic material is blanket etched until the masking layer which covers the polycrystalline silicon regions is exposed and allowing the masking layer which covers the monocrystalline silicon regions to remain covered with organic material. The exposed masking layer is removed from the polycrystalline regions. The remaining organic material is removed. A layer of metal film is blanket deposited over the wafer. The metal silicide contacts to polycrystalline regions are formed. An insulating layer is formed over the surface of the structure. Openings are made in the insulating layer to the monocrystalline regions and the silicide layer on top of the polycrystalline silicon regions. Nonmetal silicide contacts, such as aluminum or tungsten with or without a barrier metal are made to the monocrystalline regions.
申请公布号 US5280190(A) 申请公布日期 1994.01.18
申请号 US19920977180 申请日期 1992.11.16
申请人 INDUSTRIAL TECHNOLOGY RESEARCH INSTITUTE 发明人 LU, CHIH-YUAN
分类号 H01L21/28;H01L21/60;H01L21/768;(IPC1-7):H01L27/082;H01L27/102;H01L23/48;H01L29/76 主分类号 H01L21/28
代理机构 代理人
主权项
地址