发明名称 Safestore frame implementation in a central processor
摘要 In order to gather, store temporarily and deliver (if needed) central processor safestore information, a multiphase clock is employed to capture (one full clock cycle behind) the safestore information which typically includes all software visible registers in all (or selected) data manipulation chips of the CPU by routing the safestore information through temporary storage (under the influence of the multiphase clock) in a cache data array and into a special purpose XRAM module. Thus, upon the sensing of a fault, valid safestore information is available in the XRAM for analysis and, if appropriate, resumption of operation at a sequential point just previous to that at which the fault occurred.
申请公布号 US5276862(A) 申请公布日期 1994.01.04
申请号 US19910682801 申请日期 1991.04.09
申请人 BULL HN INFORMATION SYSTEMS INC. 发明人 MCCULLEY, LOWELL D.;GUENTHNER, RUSSELL W.;ECKARD, CLINTON B.;RABINS, LEONARD;SHELLY, WILLIAM A.;LANGE, RONALD E.;EDWARDS, DAVID S.
分类号 G06F11/14;G06F11/16;(IPC1-7):G06F11/00 主分类号 G06F11/14
代理机构 代理人
主权项
地址