发明名称 Dynamic random access memory with operational sleep mode
摘要 A dynamic memory device exhibits a sleep mode of operation, entered in response to a single externally-applied signal which need not be cycled. While in this sleep mode, the device does not respond to or require any of the usual DRAM control signals such a &upbar& R, &upbar& C, write enable, address inputs, data inputs, etc., so all of these signals may be in a quiescent state. An internal refresh counter is used to generate row addresses while in the sleep mode, and timing for the internal refresh is provided by an internal oscillator. The memory device cycles through a sequence of row addresses for refresh while in this sleep mode, using an internal refresh address counter, and this sequence may be maintained without interruption if the sleep mode is reentered within a normal refresh period after exiting the sleep mode. Thus, a sleep-exception mode of operation is provided in which normal read or write cycles can be interposed between sleep mode periods, so the overall power drain is very low but normal access is maintained at a relatively active level.
申请公布号 US5262998(A) 申请公布日期 1993.11.16
申请号 US19910744989 申请日期 1991.08.14
申请人 MICRON TECHNOLOGY, INC. 发明人 MNICH, THOMAS M.;MILLER, WILLIAM D.
分类号 G11C11/406;(IPC1-7):G11C7/00 主分类号 G11C11/406
代理机构 代理人
主权项
地址
您可能感兴趣的专利