发明名称 Direct digital frequency multiplier
摘要 An improved direct digital frequency multiplier that multiplies input frequencies by a factor equal to the number of comparators in the circuit divided by two. The circuit includes a sensing stage, a ramping stage, a storage stage, a comparison stage and a logic stage. A signal containing the frequency to be multiplied is input to the sensing stage, which determines the frequency of the signal and outputs timing signals to the rest of the circuit. Coinciding with the period of the input signal, ramping voltages are generated, whose peak voltages are sampled and held for a specific time. The linearly ramping voltages are compared with the peak voltages and the comparison stage outputs voltage spikes to the logic stage. The logic stage combines the outputs from the comparison stage, and outputs a square wave signal possessing the appropriate multiplied frequency.
申请公布号 US5257301(A) 申请公布日期 1993.10.26
申请号 US19920860467 申请日期 1992.03.30
申请人 TRW INC. 发明人 VANDERBILT, PAUL E.
分类号 H03K5/00;(IPC1-7):H03K3/78 主分类号 H03K5/00
代理机构 代理人
主权项
地址