发明名称 Digital pulse generator using digital slivers and analog vernier increments
摘要 A digital architecture for a pulse generator includes a triggerable voltage controlled oscillator (VCO) with two alternative sources of frequency control voltage, an internal DAC or a phase frequency comparison with an external timebase. In a top octave of operation, the output of the triggerable VCO is used to produce output pulses whose edge locations are then adjusted by small digital increments or "slivers" and very small analog increments or "verniers". In lower octaves of operation, the contents of a pattern RAM serve to frequency divide the triggerable VCO output frequency by powers of two. The RAM contents are converted to a serial bit stream that imposes the coarse pulse width and period as an integral number of top octave periods, or quanta. The edge locations are then adjusted with slivers and verniers, as in the top octave. Automatic calibration facilities are included. This architecture provides controllable tolerances, permits accurate positioning of a trigger out signal relative to any pulse produced, allows the user to specify the trailing edge timing directly, and permits both pulse width and phase to be specified as a percentage of the overall period and automatically kept proportional when the frequency is varied. It allows synchronized operation of different channels at rates related by powers-of-two, and permits disabling of a channel at an operator determined voltage level. A means for determining, by the use of an external signal, when bursts of pulses synchronized to an external frequency source will begin, is also provided.
申请公布号 US5252977(A) 申请公布日期 1993.10.12
申请号 US19920848609 申请日期 1992.03.09
申请人 TEKTRONIX, INC. 发明人 LUEKER, JONATHAN;HENGEVELD, JOHN;NEEDHAM, BRAD;PRICE, BURT;SCHLEGEL, JIM;SEDEH, MEHRAB
分类号 H03L7/14;H03L7/189;(IPC1-7):H03K5/04;H03K5/13 主分类号 H03L7/14
代理机构 代理人
主权项
地址