发明名称 INFORMATION PROCESSOR
摘要 PURPOSE:To continue the operation of a processor unit provided with cache memory from the occurrence to the restoration of a fault after the fault occurs on the system on one side of a multiplexed bus. CONSTITUTION:When a bus 210 is disabled, the cache memory 411 is separated logically from this information processor. During that time, the processor unit 110 continues its operation by the cache memory 412. When the bus 210 can be used again, all the data in which only the cache memory is reloaded and no main storage is reloaded are stored in the main storage of the cache memory 412 after the copy of data in the main storage is completed and the cache memory 412 is invalidated by inhibiting its operation, and the separate state of the cache memory 411 is cancelled, and the operation inhibition of the cache memory is cancelled, then, an ordinary operation can be continued.
申请公布号 JPH05204869(A) 申请公布日期 1993.08.13
申请号 JP19920014794 申请日期 1992.01.30
申请人 HITACHI LTD 发明人 SUENAGA MASASHI;FUKUMARU HIROAKI;MIYAZAKI YOSHIHIRO;TAKATANI SOICHI;KANEKAWA NOBUYASU;WATANABE HIROSHI;MATSUMOTO TOSHIO;YOKOYAMA KAZUHARU
分类号 G06F12/08;G06F15/16;G06F15/163;G06F15/177 主分类号 G06F12/08
代理机构 代理人
主权项
地址