发明名称 Method of fabricating a nitride capped MOSFET for integrated circuits
摘要 A method is described for fabricating a lightly doped drain MOSFET integrated circuit device. The method begins by forming a pattern of gate electrode structures upon a semiconductor substrate which structures each includes a gate oxide, a polysilicon layer and a refractory metal silicide. A thin silicon nitride layer is formed over each of the structures and the exposed surfaces therebetween of the substrate. A pattern of lightly doped regions in the substrate is formed by ion implantation using the polycide gate structures as the mask. A dielectric spacer structure is formed upon the sidewalls of each of the polycide gate structures and over the adjacent portions of the substrate. A pattern of heavily doped regions in the substrate is formed by ion implantation using the polycide structures with spacer structures as the mask to produce the lightly doped drain source/drain structures of an MOSFET device. The integrated circuit device is completed by forming a passivation layer over the structures described and appropriate electrical connecting structures thereover to electrically connect the gate electrode structures and source/drain elements.
申请公布号 US5234850(A) 申请公布日期 1993.08.10
申请号 US19900576958 申请日期 1990.09.04
申请人 INDUSTRIAL TECHNOLOGY RESEARCH INSTITUTE 发明人 LIAO, I-CHI
分类号 H01L21/336;H01L21/8238 主分类号 H01L21/336
代理机构 代理人
主权项
地址