发明名称 PLL-based precision phase shifting at CMOS levels
摘要 A circuit for generating precise, phase shifted, CMOS level output signals with respect to an input data signal has been provided. The circuit utilizes a phase-locked loop for generating a precise clock signal. This precise clock signal is then utilized to clock a plurality of serially-coupled flip-flops wherein two-times the input data signal is applied to the data input of the first serially-coupled flip-flop. The outputs of the serially-coupled flip-flops are ECL signals which are then translated to CMOS level signals via ECL-CMOS translators. Finally, the output signals of the translators are respectively used to clock divide-by-two configured flip-flops in order to provide the plurality of precise, phase shifted CMOS output signals. The plurality of precise, phase shifted, CMOS output signals have a 50% duty cycle and represent phase shifted versions of the input data signal wherein the minimum time delay between signals is substantially equal to the period of the precise clock signal.
申请公布号 US5230013(A) 申请公布日期 1993.07.20
申请号 US19920864247 申请日期 1992.04.06
申请人 MOTOROLA, INC. 发明人 HANKE, C. CHRISTOPHER;SUNDSTROM, RAY D.
分类号 H03K5/15;H03L7/18 主分类号 H03K5/15
代理机构 代理人
主权项
地址