发明名称 Semiconductor integrated circuit device in which a semiconductor chip is mounted with solder bumps for mounting to a wiring substrate
摘要 A multi-layered structure of wirings on a semiconductor substrate has been employed in conjunction with the increase in the integration density of semiconductor integrated circuit devices. In the invention, dummy patterns made of the same material as an Al wiring layer for compensating for any step or level gradation are disposed in the regions below bump electrodes and in the proximity thereof in order to reduce any defects inherent to a multi-layered structure that occur in CCB bump electrodes formed on the multi-layered wirings and at pads as the base layer of the former.
申请公布号 US5220199(A) 申请公布日期 1993.06.15
申请号 US19910714627 申请日期 1991.06.13
申请人 HITACHI, LTD. 发明人 OWADA, NOBUO;OOGAYA, KAORU;KOBAYASHI, TOHRU;KAWAJI, MIKINORI
分类号 H01L23/485;H01L23/498 主分类号 H01L23/485
代理机构 代理人
主权项
地址