发明名称 A HYBRID NAND WITH ALL-BL m-PAGE OPERATION SCHEME
摘要 This invention discloses 20 or 30 NANO flash array in two-level BL-hierarchical structure with flexible multi-page or random-page-based concurrent, mixed SLC and MLC Read, Program or Program-Verify operations including bit-flipping for each program state or any combinations of above operations. Tracking techniques of self-timed control and algorism of programming, read and local-bit line (LBL) voltage generations are proposed for enhancing automatic controls over charging and discharging of a plurality of WLs and LBLs in one or more randomly selected Blocks in one or more Segments of one or more Groups in a NANO plane for m-page concurrent operations using V dd/V ss to Vinh/V ss Program page data conversion, multiple pseudo CACHEs based on LBL capacitors for storing raw SLC and MSB/LSB loaded page data, writing back or reading from Sense-Amplifier, Program/Read Buffer, real CHCHE, and multiple pseudo CACHEs with M-fold reduction in latency and power consumption.
申请公布号 WO2015100434(A9) 申请公布日期 2016.06.16
申请号 WO2014US72408 申请日期 2014.12.25
申请人 APLUS FLASH TECHNOLOGY, INC 发明人 LEE, PETER, WUNG
分类号 G06F12/02;G06F12/06;G06F12/08 主分类号 G06F12/02
代理机构 代理人
主权项
地址