发明名称 Digital self-calibrating delay line and frequency multiplier
摘要 A digital self-calibrating delay line is disclosed wherein in a chain of individual but identical time delay elements a calibrated signal running therethrough is compared with the subsequent input signal on each of the individual time delay elements until a coincidence time delay element is determined at which time an output is indicated. The period of the calibrating signal is chosen to be equal to the delay to be imparted to a signal to be delayed. Prior to or upon the appearance of the signal to be delayed, the calibration signal is removed and the incoming signal inserted into the time delay chain to output at the individual time delay element determined by the calibration signal. In an alternate embodiment, by the addition of a few components to each of the time delay elements, the subject invention is interconnected to output a signal whose frequency is a multiple of the input signal. Such is accomplished by directing the output of the coincidence time delay elements to selected (prior in line) time delay elements to output frequency pulses at proper intervals in the original input pulse time period to achieve the frequency multiplication.
申请公布号 US5216301(A) 申请公布日期 1993.06.01
申请号 US19910811085 申请日期 1991.12.20
申请人 ARTISOFT, INC. 发明人 GLEESON, III, WILLIAM J.;YOUNG, JAMES R.
分类号 H03K5/00;H03K5/13;H03K5/135 主分类号 H03K5/00
代理机构 代理人
主权项
地址