发明名称 Polycide gate MOSFET for integrated circuits
摘要 A method is described for fabricating a lightly doped drain MOSFET integrated circuit device which overcomes the peeling problems of refractory metal silicide layers on a polycide gate. The process of this invention has been simplified by not using several of the high thermal cycle process steps believed to be necessary for successfully making a polycide gate lightly doped drain MOS FET integrated circuit. These steps are (1) the thermal oxidation after the polycide etching step, (2) the densification step after the blanket deposition of silicon dioxide layer for the spacer preparation, and (3) the silicon oxide capping of the refractory metal silicide layer after the spacer formation by anisotropically etching. The result is a process that provides a non-peeling polycide gate lightly doped drain MOS FET integrated circuit device.
申请公布号 US5214305(A) 申请公布日期 1993.05.25
申请号 US19920826480 申请日期 1992.01.27
申请人 UNITED MICROELECTRONICS CORPORATION 发明人 HUANG, CHEN H.;LUR, WATER
分类号 H01L21/28;H01L21/336 主分类号 H01L21/28
代理机构 代理人
主权项
地址