发明名称 Power-up sequence system.
摘要 <p>A processing unit couples to a system bus in common with a peer processor, a main memory, in addition to other units, and includes a microprocessor which tightly couples to a local memory also accessible from such bus. The processing unit also includes an addressable electrically erasable programmable read only memory (EEPROM) unit which is coupled to the microprocessor and the system bus. The EEPROM unit stores in first and second separate regions, both of which occupy the same address space normally allocated for storing the microprocessor's boot code, on-board diagnostic (OBD) routines and operating system boot routines, respectively. EEPROM control circuits at power-up, condition the EEPROM unit to address the first region for executing OBD routines to verify that the processing unit is operating properly, including the ability to properly issue commands to units connected to the system bus. Following loading of the peer processor operating system, the EEPROM control circuits, in response to commands from the system bus, enable the microprocessor to address the second region for executing boot routines for loading its operating system. &lt;IMAGE&gt;</p>
申请公布号 EP0537688(A2) 申请公布日期 1993.04.21
申请号 EP19920117480 申请日期 1992.10.13
申请人 BULL HN INFORMATION SYSTEMS INC. 发明人 KEELEY, JAMES W.;PETRY, KEITH L.;LEMAY, RICHARD A.;HIRSCH, THOMAS S.;NIBBY, CHESTER M., JR.
分类号 G06F1/00;G06F9/06;G06F9/445;G06F11/22;G06F11/267 主分类号 G06F1/00
代理机构 代理人
主权项
地址