发明名称 BICMOS WRITE-RECOVERY CIRCUIT
摘要 8332-190 / 53.1119 BiCMOS WRITE-RECOVERY CIRCUIT A BiCMOS write-recovery method and circuit for recovering bit lines in a digital memory system provides approximately 1 nS recovery time and allows a 256K BiCMOS SRAM to achieve 10 nS access time. All bit lines in the memory system connected to a column not being read are held at a high potential, approximately equal to the upper power supply. During a write, one bit line is pulled low and its complementary bit line is clamped with a bipolar transistor to an intermediate potential, thereby preloading the complementary bit line. Following a write, the bit line that was pulled low is pulled up with a bipolar transistor to the intermediate voltage. Simultaneously, the bit line and the complementary bit line are shunted together, then returned to the high potential. Undesired bootstrap capacitance effects in the bipolar transistors are minimized by connecting a plurality of pull-up transistors in parallel, and by feeding the clamping transistors with low impedance drivers. RCC0224:ms
申请公布号 CA1314989(C) 申请公布日期 1993.03.23
申请号 CA19890589761 申请日期 1989.02.01
申请人 NATIONAL SEMICONDUCTOR CORPORATION 发明人 KERTIS, ROBERT A.;SMITH, DOUGLAS D.
分类号 G11C11/413;G11C11/419 主分类号 G11C11/413
代理机构 代理人
主权项
地址