发明名称 HIGH-PERFORMANCE DYNAMIC MEMORY SYSTEM
摘要 A memory system includes a main memory and a memory controller. The main memory includes at least one block which has a plurality of banks. The memory controller includes a plurality of data channels each of which can access at least one bank in the main memory. Each data channel comprises a write first-in-first-out (FIFO) buffer for efficiently supporting cache purge operations and normal write operations, and a reflective write FIFO buffer for efficiently supporting coherent read with simultaneous cache copyback operations. The memory controller selects the proper FIFO or FIFOs depending on the type of data transaction, and selects the proper channel or channels depending on the system bus size, the data transaction size, and the status of the FIFO(s). The memory system can efficiently support data transactions having different data lengths or sizes from a byte to a long burst, and the timing resolution of the memory is enhanced regardless of the bus clock frequency. During burst transactions, the channels can run in an alternating fashion. During reads, the data is error-checked before being output to the system bus. The memory system can support different bus and processor systems and different data transactions in a highly efficient manner.
申请公布号 AU2476192(A) 申请公布日期 1993.03.16
申请号 AU19920024761 申请日期 1992.08.14
申请人 MULTICHIP TECHNOLOGY 发明人 DONALD A LIEBERMAN;JOHN J NEMEC
分类号 G06F1/08;G06F11/10;G06F12/00;G06F12/02;G06F12/06;G06F12/08;G06F13/16;G06F13/28 主分类号 G06F1/08
代理机构 代理人
主权项
地址