发明名称 Synchronization circuit for parallel processing
摘要 An apparatus and method for synchronizing parallel processors utilizing a lookahead synchronization circuit is provided by the present invention. A five gate logic circuit is formed as a cell and this cell can serve as a node in a tree logic operation circuit. The tree is capable of realizing a variety of fetch-and-operation, priority and operation-and-broadcast primitives and the cell can serve in a carry circuit of a binary adder. The tree may be pruned at any point and the circuit will continue to function for those nodes remaining in the tree. Processing elements are attached to leaf nodes of the tree. The present invention is capable of realizing the fetch-and-exclusive-OR, fetch-and-add, fetch-and-AND, fetch-and-OR, fixed priority schema, round-robin priority schema, hogging priority schema, swap, data exchange, broadcast, shift-function, broadcast-from-the-root, AND-and-broadcast, OR-and-broadcast, minimum-and-broadcast, maximum-and-broadcast, exclusive-OR-and-broadcast, fetch-and-minimum, and fetch-and-maximum primitives. The circuit affords significant power in synchronizing parallel processors utilizing simple cells configured in a tree structure.
申请公布号 US5192882(A) 申请公布日期 1993.03.09
申请号 US19920871584 申请日期 1992.04.20
申请人 BOARD OF REGENTS, THE UNIVERSITY OF TEXAS SYSTEM 发明人 LIPOVSKI, G. JACK
分类号 G06F7/50;G06F7/505;G06F15/80;H03K19/173 主分类号 G06F7/50
代理机构 代理人
主权项
地址