发明名称 A SAMPLED-DATA CONTROL SYSTEM EXHIBITING REDUCED PHASE LOSS
摘要 <p>An automatic digital control system includes a proportional, integral, derivative (PID) compensator (28) in which the digital differentiator portion (41), with its associated zero-order hold, is implemented according to an algorithm that reduces phase loss as a function of frequency. The digital differentiator is based only on a present error sample so that the output of the digital differentiator (with its ZOH) is made to resemble an amplitude-balanced step function (i.e., a doublet) during a given sample period T. The step transition occurs at one-half of the period (i.e., at T/2). Another embodiment further reduces phase loss by confining the output waveform to the differentiator to some fraction of the total sampling period. During the remaining portion of the sampling period the digital differentiator (again, with its associated ZOH) is forced to some desired reference level.</p>
申请公布号 WO1993000617(A1) 申请公布日期 1993.01.07
申请号 US1992005453 申请日期 1992.06.26
申请人 发明人
分类号 主分类号
代理机构 代理人
主权项
地址