发明名称 Positive control of the source/drain-gate overlap in self-aligned TFTS via a top hat gate electrode configuration
摘要 Positive control over the length of the overlap between the gate electrode and the source and drain electrodes in a thin film transistor is provided by a gate conductor layer comprising two different conductors having differing etching characteristics. As part of the gate conductor pattern definition process, both gate conductors are etched to expose the underlying material and the upper gate conductor layer is etched back to expose the first gate conductor layer in accordance with the desired overlap between the gate electrode and the source and drain electrodes. Thereafter, the remainder of the device is fabricated with the source and drain electrodes self-aligned with respect to the second gate conductor layer using a planarization and non-selective etch method.
申请公布号 US5156986(A) 申请公布日期 1992.10.20
申请号 US19910667149 申请日期 1991.03.11
申请人 GENERAL ELECTRIC COMPANY 发明人 WEI, CHING-YEU;POSSIN, GEORGE E.;KWASNICK, ROBERT F.
分类号 H01L21/28;H01L21/336;H01L29/423;H01L29/49 主分类号 H01L21/28
代理机构 代理人
主权项
地址