发明名称 CLOCK RECOVERY CIRCUIT WITH MEMORY STORAGE LEVEL COMPARISON WITH HIGH, MEDIUM AND LOW THRESHOLDS
摘要 <p>A coded image signal is received and stored into a first-in-first-out memory on a bit-parallel word basis and the storage level of the memory is compared with high, medium and low threshold values. A first positive trimming value is generated when the storage level is higher than the high threshold, a second positive trimming value when it lies between the high and medium thresholds, a first negative trimming value when it is lower than the low threshold, and a second negative trimming value when it lies between the low and medium thresholds. Differential sampling clock rate is received and combined with each trimming value in an adder whose output is subtractively combined with a frequency variation of the line clock rate to produce a corrected differential sampling and line clock rate. The latter is integrated to produce a frequency control signal that drives a voltage-controlled oscillator whose output is used to drive the memory for reading the coded image signal on a bit-parallel word basis.</p>
申请公布号 CA2064320(A1) 申请公布日期 1992.09.28
申请号 CA19922064320 申请日期 1992.03.27
申请人 NEC CORPORATION 发明人 YAMADA, HIROKI;SHIBUYA, TORU
分类号 H04N1/21;H04J3/06;H04N1/00;H04N1/41;H04N7/56;(IPC1-7):H04N5/04 主分类号 H04N1/21
代理机构 代理人
主权项
地址