发明名称 Signal processing integrated circuit
摘要 A signal processing large scale integrated circuit for carrying out convolution calculations includes multiple delay stages serially connected to thereby form an input data path for a first input signal, a first calculation circuit wherein predetermined calculations are carried out using the output of each of the above mentioned delay stages and a second calculation circuit connected to a convolution path wherein predetermined calculations are carried out using the output of the above mentioned first calculation circuit and a second input signal output from another large scale integrated circuit. The problem of a prolonged delay when multiple LSI circuits are cascade-connected together is eliminated by outputting the first output signal from an intermediate delay element and supplying it as the input to the next stage large scale integrated circuit. Additionally, the direction of the input data path and the convolution path are reverse with respect to one another, so that the value calculated in the first calculation circuit in the first circuit is calculated using the output from the following stage circuit. As a result, the total delay of the cascade-connected circuits is equivalent to the delay of the first circuit in the cascade.
申请公布号 US5148384(A) 申请公布日期 1992.09.15
申请号 US19900561914 申请日期 1990.08.02
申请人 YAMAHA CORPORATION 发明人 IKEGAYA, YUJI;SAKAI, SHINICHI;KAKUBO, YUJI;KONAGAI, YUSUKE
分类号 H04R3/04;G06F17/15;G10K15/12;H03H17/06 主分类号 H04R3/04
代理机构 代理人
主权项
地址