发明名称 Dram cell having a stacked capacitor with a tantalum lower plate, a tantalum oxide dielectric layer, and a silicide buried contact
摘要 An improved DRAM cell having a tantalum metal lower plate, a tantalum-silicide buried contact, and a tantalum oxide capacitor dielectric layer is disclosed. Also disclosed are several methods for fabricating the improved cell. Fabrication of an array of the improved cells proceeds through the storage-node contact opening stage in a manner consistent with the fabrication process utilized for conventional stacked-cell DRAM arrays. The process for fabricating the improved cells deviates from convention after storage-node contact openings are formed. A tantalum metal layer is conformally deposited over the wafer surface, patterned and etched to create individual storage-node plates. The wafer is then subjected to an elevated temperature step in an oxygen ambient, which creates both a tantalum silicide layer at the tantalum-silicon interface of each storage-node contact, and a tantalum oxide dielectric layer on the exposed surfaces of each storage-node plate. The tantalum oxide layer then annealed in order to reduce its leakage current characteristics. Following the annealing step, a thin barrier layer of a material such as silicon nitride is blanket deposited. This is followed by the deposition of a polysilicon cell plate layer.
申请公布号 US5142438(A) 申请公布日期 1992.08.25
申请号 US19910792554 申请日期 1991.11.15
申请人 MICRON TECHNOLOGY, INC. 发明人 REINBERG, ALAN R.;TUTTLE, MARK E.
分类号 H01L21/8242;H01L27/108 主分类号 H01L21/8242
代理机构 代理人
主权项
地址