发明名称 Memory based line-delay architecture
摘要 A digital line delay architecture is provided that requires a minimum of chip space, has low power requirements, is variable or programmable in length, and is flexible to permit changes in aspect ratio. The digital line delay architecture is self-multiplexing and therefore requires no external addressing for the multiplexing function, and is particularly suited for use as a video line delay in a single chip digital image processing device. In particular, a pointer unit is employed to sequentially address a plurality of word storage locations provided in a storage unit. The pointer unit includes a number of shift-registers that sqeuentially shift a logic "1" along the length of the pointer unit to accomplish the addressing.
申请公布号 US5142494(A) 申请公布日期 1992.08.25
申请号 US19910692797 申请日期 1991.04.29
申请人 EASTMAN KODAK COMPANY 发明人 D'LUNA, LIONEL J.
分类号 G06F5/06;G06F5/10;G11C7/12 主分类号 G06F5/06
代理机构 代理人
主权项
地址