发明名称 Semiconductor memory device having a stacked capacitor cell structure
摘要 In a stacked capacitor cell structure of a semiconductor memory device, the MIM (metal-insulator-metal) capacitor to be used as a transfer gate comprises at least a unit stack of a first insulation film, a lower capacitor electrode, a capacitor gate insulation film, an upper capacitor electrode, another capacitor gate insulation film and an extension of the lower capacitor electrode. Thus, the surface area of the lower capacitor electrode can be enlarged without increasing the plane area exclusively occupied by memory cells. Moreover, with such a configuration, since the surface area of the lower capacitor electrode can be augmented without increasing the film thickness of the electrode, the technical difficulties that the currently known methods of manufacturing semiconductor memory devices with a stacked capacitor cell structure encounter are effectively eliminated and consequently troubles such as short-circuited lower capacitor electrodes become non-existent.
申请公布号 US5142639(A) 申请公布日期 1992.08.25
申请号 US19910701884 申请日期 1991.05.17
申请人 KABUSHIKI KAISHA TOSHIBA 发明人 KOHYAMA, YUSUKE;SAWADA, SHIZUO;WATANABE, TOSHIHARU;KOHYAMA, KINUYO
分类号 H01L27/04;H01L21/02;H01L21/822;H01L21/8242;H01L27/10;H01L27/108;H01L29/92 主分类号 H01L27/04
代理机构 代理人
主权项
地址