发明名称 ARRANGEMENTS FOR VARIABLE-LENGTH ENCODING AND DECODING OF DIGITAL SIGNALS
摘要 Arrangement for variable-length encoding of digital signals, divided into N parallel paths, comprising a routing circuit which, after classification of the encoded signals in accordance with their lengths and classification of the buffer memories in accordance with their filling states, apply those signals to the buffer memories which are less filled as said signals are longer, said routing circuit being arranged between a variable-length encoding circuit and rate control circuit. The corresponding decoding arrangement, which receives said encoded signals in regrouped data blocks accompanied by a respective path indicator for said blocks, comprises, at the output of an inverse quantization circuit, a circuit for routing said blocks as a function of the associated path indicator.
申请公布号 US5138315(A) 申请公布日期 1992.08.11
申请号 US19910647626 申请日期 1991.01.28
申请人 U.S. PHILIPS CORPORATION 发明人 LE QUEAU, MARCEL;LHUILLIER, JEAN-JACQUES
分类号 H03M7/40;G06F5/06;H03M7/42;H04N1/41;H04N7/26;H04N7/30;H04N7/32 主分类号 H03M7/40
代理机构 代理人
主权项
地址