发明名称 FAULT RECOVERY PROCESSING FOR SUPERCOMPUTER
摘要 In a high speed computer having a memory (11, 12) and a plurality of arithmetic processors divided into groups, the arithmetic processors (15) of each group being connected to the memory (11, 12) in a hierarchical order in a master-subordinate relationship, the memory and the arithmetic processors generates an alarm signal indicating a failed part of the memory (11, 12) and each of the arithmetic processors (15). During a fault recovery process, a test program is performed on the computer to determine if it is properly functioning. If a favorable result is indicated, the computer is restarted in an original system configuration. Otherwise, part of the arithmetic processors (15) is isolated from the computer depending on the alarm signal to degrade the computer into a first degraded system configuration. The test program is performed again on the first degraded system configuration. If the second test produces a favorable result, the computer is restarted in the first degraded system configuration. Otherwise, one or more of the arithmetic processors (15) are isolated from the computer depending on the alarm signal so that the computer is degraded into a second degraded system configuration. <IMAGE>
申请公布号 EP0445799(A3) 申请公布日期 1992.08.05
申请号 EP19910103469 申请日期 1991.03.07
申请人 NEC CORPORATION 发明人 JIPPO, AKIRA, C/O NEC CORPORATION;NAKAMURA, AKIHIKO, C/O NEC KOUFU, LTD.
分类号 G06F11/20;G06F11/00;G06F11/14;G06F11/22;G06F15/16;G06F15/177;G06F17/16;(IPC1-7):G06F11/00 主分类号 G06F11/20
代理机构 代理人
主权项
地址