发明名称 One-shot circuit for use in a PLL clock recovery circuit
摘要 A one-shot whose period is a fraction or multiple of the VCO period in a clock recovery circuit. In a clock recovery circuit using PLL, the one-shot is coupled to the PLL in order to enable/disable the phase detector for cases when the data stream does not consist of uniformly spaced pulses. Without a one-shot, the phase detector in the PLL generates a large error signal whenever a clock pulse occurs without a data pulse. During the times when the phase detector is enabled, a phase comparison is made between the next data edge and the next clock edge. When this comparison is completed, the phase detector is disabled again. In order for the PLL to average out the effects of noise and jitter, the phase detector is enabled one half clock period before the data edge. By doing this, the data edge can shift up to one half clock period. The one-shot of the present invention generates a delayed data signal whose rising edge is used to enable the phase detector, and whose falling edge is compared with the clock edge for disabling the phase detector.
申请公布号 US5124669(A) 申请公布日期 1992.06.23
申请号 US19900584351 申请日期 1990.09.18
申请人 SILICON SYSTEMS, INC. 发明人 PALMER, MICHAEL J.;YAMASAKI, RICHARD G.
分类号 H03K3/0232;H03K3/284;H03L7/08;H04L7/033 主分类号 H03K3/0232
代理机构 代理人
主权项
地址