发明名称 All digital phase locked loop
摘要 An all-digital phase-locked loop (PLL) for synchronizing an output clock signal with a reference clock signal. The PLL has a multiple-tap, digital delay chain in its forward path for delaying the output clock signal, which delay chain is controlled by a digital number stored by a counter in its feedback path. A phase detector in the feedback path provides LEAD and LAG signals, the status of which indicates whether the output clock signal leads or lags the reference signal. In response to the LEAD and LAG signals, a digital sequencer in the feedback path generates the digital number and stores it in the counter. The digital sequencer changes the digital number until the state of the LEAD and LAG signals reverses, and then returns the counter back to its state prior to LEAD and LAG reversal, for synchronism. The digital sequencer also causes a phase reversal of the output signal where the number of delay taps needed for synchronism is large. As a result of the all-digital circuitry, use of unstable prior art voltage-controlled oscillators is obviated.
申请公布号 US5109394(A) 申请公布日期 1992.04.28
申请号 US19900633708 申请日期 1990.12.24
申请人 NCR CORPORATION 发明人 HJERPE, JAMES J.;RUSSELL, J. DENNIS;YOUNG, ROCKY M. Y.
分类号 H03L7/081;H03L7/089;H04L7/033 主分类号 H03L7/081
代理机构 代理人
主权项
地址