发明名称 Dynamic latch circuit.
摘要 <p>A dynamic latch circuit which is fabricated in a semiconductor integrated circuit comprises a first circuit such as a clocked inverter and a second circuit such as an inverter. The first and second circuits are connected by a holding line. In the semiconductor integrated circuit, at least three interconnection layers are provided on a semiconductor substrate to be insulated by insulating layers, such that the holding line is provided as the secondly highest interconnection layer, and an output line of the second circuit is provided as the uppermost interconnection layer to be positioned on the straight upper side of the holding line. For this structure, a coupling capacitance which is formed between the holding line and a through line connected to a third circuit and provided as the uppermost interconnection layer is decreased. <IMAGE></p>
申请公布号 EP0475637(A2) 申请公布日期 1992.03.18
申请号 EP19910307895 申请日期 1991.08.29
申请人 NEC CORPORATION 发明人 ISHIBASHI, TAKASHI
分类号 H01L21/3205;H01L21/822;H01L23/52;H01L23/522;H01L27/04;H01L27/092;H03K3/356;H03K19/096 主分类号 H01L21/3205
代理机构 代理人
主权项
地址