发明名称 Adaptive phase lock loop
摘要 An adaptive phase lock loop for jitter tracking. A filter in the adaptive PLL has coefficients that are automatically adjusted to minimize the error signal. The first block of the adaptive PLL is a phase shifter that is used to eliminate the frequency offset and phase offset in the input signal. The output of the phase shifter is received by a slicer that makes an estimate of what the corrected signal should be. Then the difference between the input and output of the slicer is multiplied by the output of the slicer. The imaginary part of the result is used as an estimate of the phase error. After passing through an amplitude limiter the signal is provided to a finite impulse response (FIR) filter having adaptive coefficients. The FIR coefficients are adjusted to minimize the mean squared phase error using a gradient method. These coefficients are updated each baud. A second order loop is added to track any frequency offset present in the line signal. The signal is fed through a sin/cos table back to the phase shifter.
申请公布号 US5093847(A) 申请公布日期 1992.03.03
申请号 US19900633477 申请日期 1990.12.21
申请人 SILICON SYSTEMS, INC. 发明人 CHENG, KING Y.
分类号 H04L27/22;H04L27/38 主分类号 H04L27/22
代理机构 代理人
主权项
地址