发明名称 FABRICATION PROCESS FOR ALIGNED AND STACKED CMOS DEVICES
摘要 A FABRICATION PROCESS FOR ALIGNED AND STACKED CMOS DEVICES A process for fabricating aligned, stacked CMOS devices. Following the formation of the lower FET device, conformal undoped and doped oxide layers are formed thereover so that the level of the upper surface of the common gate electrode is above the doped oxide as formed in the source and drain regions of the lower FET device. A planarizing photoresist is then deposited and etched in conjunction with the oxide to the upper surface of the gate electrode. The exposed gate electrode is covered with a gate oxide layer, and a polycrystalline silicon layer for recrystallization to an upper FET device. Updiffusion from the residuals of doped oxide then creates an upper FET device with source and drain regions aligned to the gate oxide thereof and the underlying common gate electrode.
申请公布号 CA1295534(C) 申请公布日期 1992.02.11
申请号 CA19870526926 申请日期 1987.01.08
申请人 NCR CORPORATION 发明人 MILLER, GAYLE W.;SZLUK, NICHOLAS J.;MCKINLEY, WILLIAM W.;HAYWORTH, HUBERT O.;MAHERAS, GEORGE
分类号 H01L21/225;H01L21/31;H01L21/312;H01L21/82 主分类号 H01L21/225
代理机构 代理人
主权项
地址