发明名称 Microprocessor capable of ensuring flexible recovery time for I/O device.
摘要 <p>A microprocessor which has bus cycles of a memory access operation, an I/O access operation, and an idle state, comprises a register for storing the number of the idle states to be inserted when first and second I/O accesses are consecutively executed, and a counter circuit for counting a clock when the first I/O access has been executed. A resetting circuit receives a signal indicating that the last access is the I/O access and resets the counter circuit when the first I/O access has been executed, and A comparator compares an output of the register with an output of the counter circuit for generating a recovery end signal when coincidence is detected. A timing generator generates state signals to the effect that the second I/O access is not executed until the recovery end signal is generated. &lt;IMAGE&gt;</p>
申请公布号 EP0462622(A2) 申请公布日期 1991.12.27
申请号 EP19910110264 申请日期 1991.06.21
申请人 NEC CORPORATION 发明人 TSUBOTA, MASASHI
分类号 G06F12/00;G06F13/42 主分类号 G06F12/00
代理机构 代理人
主权项
地址