发明名称 SCALER FOR SYNCHRONOUS DIGITAL CLOCK
摘要 A scaler comprising a plurality of flip-flops, varies its frequency division to correct phase by 0.5 clock cycle. Each flip-flop is continuously and synchronously responsive to either a rising or a falling edge of the clock pulses. Normally, the scaler's state transits along one of two loops, which generate output pulses having identical repetition rates. When a control signal is applied, the scaler's state transits from one loop to the other, generating at least one output at an alternative repetition rate. The alternative repetition rate is either lower or higher than the identical repetition rate by an integral number of half cycles of the input clock pulses. Where there are two control signals, a lower or higher alternative repetition rate can be selected. Since the flip-flops are responsive to either edge of the clock pulses without clock gating interruptions, there is no jitter and the scaler's robustness is improved. Also the clock frequency can be effectively halved.
申请公布号 US5063579(A) 申请公布日期 1991.11.05
申请号 US19900524398 申请日期 1990.05.11
申请人 NORTHERN TELECOM LIMITED 发明人 SASAKI, LAWRENCE H.;CHAN, SUN-SHIU D.
分类号 H03K23/48;H03K23/50;H03K23/64;H03K23/66;H03K23/68;H03L7/197 主分类号 H03K23/48
代理机构 代理人
主权项
地址