发明名称 SOI layout for low resistance gate.
摘要 <p>Silicon-on-insulator mesa steps cause high resistance in polycrystalline material because of the lack of silicide coverage. In a gate or word line, for instance, this accounts for a large resistance. By connecting the mesas through the body nodes of adjacent transistors, all mesa steps in a polycrystalline semiconductor gate are eliminated. Thus, gate or word line resistance is reduced. &lt;IMAGE&gt;</p>
申请公布号 EP0450283(A1) 申请公布日期 1991.10.09
申请号 EP19910101770 申请日期 1991.02.08
申请人 TEXAS INSTRUMENTS INCORPORATED 发明人 HOUSTON, THEODORE W.;BLAKE, TERENCE G. W.
分类号 H01L21/3205;H01L21/8234;H01L23/52;H01L27/08;H01L27/088;H01L27/12;H01L29/78;H01L29/786 主分类号 H01L21/3205
代理机构 代理人
主权项
地址