发明名称 Linearized three state phase detector.
摘要 <p>A linearized three state phase detector (300) that exhibits a linear transfer function of phase to current or charge at and around the zero phase error region. The inputs to the D flip-flops (301 and 302) are tied to a logic high. The first flip-flop (301) is clocked with reference signal Fr while the other flip-flop (302) is clocked with a variable frequency feedback signal Fv. Fv is typically from a voltage controlled oscillator in a phase locked loop. The outputs of the flip-flops are ANDed together with the result of this operation going through a delay element (304) before reseting one of the flip-flops (301). The other flip-flop (302) is reset by the output of the AND gate (304) without the delay element (304). Each flip-flop output enables a charge pump - one negative polarity (306) and one positive polarity (305). The present invention (300) will maintain a lock condition in a phase locked loop by extending the DOWN pulse enabling the negative polarity charge pump (306) to the same width as the UP pulse that enables the positive pump (305). This will create a net zero charge from the present invention (300). &lt;IMAGE&gt;</p>
申请公布号 EP0449659(A1) 申请公布日期 1991.10.02
申请号 EP19910302829 申请日期 1991.03.28
申请人 MOTOROLA, INC. 发明人 GILLIG, STEVEN F.
分类号 H03D13/00;H03L7/089 主分类号 H03D13/00
代理机构 代理人
主权项
地址