发明名称 SEED AND STITCH APPROACH TO EMBEDDED ARRAYS
摘要 <p>A method for producing a multi-layer metallization pattern (macro) for a custom sized memory embedded on a masterslice. The memory has "n" addresses and stores "m" bits at each address. Specifically, the memory relies on using macros for a "seed min portion and "stitch" portion of the memory. The seed portion is a small complete memory. The seed contains all the ancillary support circuitry, e.g. address decoders and true/complement generators, used by the entire embedded memory and a small amount of memory locations, typically having "n" rows each n rows each one or two bits wide, with their associated data transfer circuits. A "stitch" is one column of "n" memory locations and the data transfer circuits required to serve these locations. Once the macro for the seed is appropriately positioned on the masterslice, then the stitch macro is replicated as many times as needed in contiguous columns outwardly spaced from and vertically aligned with the seed in order to provide the desired number of bits ("m") in each row of the embedded memory. Vertically aligning all the stitches with the seed ensures that corresponding rowlines located within the seed and in each stitch are joined together.</p>
申请公布号 EP0225499(B1) 申请公布日期 1991.09.25
申请号 EP19860115608 申请日期 1986.11.11
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 FERRERI, RAYMOND JOHN;FIELDS, DOUGLAS BINGHAM;HEITMUELLER, WALTER RUDOLF
分类号 H01L21/822;G06F17/50;H01L21/82;H01L27/04;H01L27/10;H01L27/118 主分类号 H01L21/822
代理机构 代理人
主权项
地址
您可能感兴趣的专利