发明名称
摘要 This invention relates to a real time clock recovery circuit. The clock recovery circuit requires three inputs, a bit serial data received input (BSD), a quarter bit delayed (QBT) and a three quarter bit delayed (TQBT) signal. The three inputs are derived from a single raw input that becomes the received input (BSD) signal. QBT and TQBT are delay line versions of the BSD signal. The three inputs (BSD, QBT and TQBT, and the complement of these signals) are ANDed together to detect low frequencies. The generated signal indicative of the low frequency, QBT and TQBT generate a recovered clock by state sequencing of an R-S latch. The type of bit serial data stream which may be inputted to the circuit of the present invention is double frequency encoded data streams, including Manchester or diphase encoded.
申请公布号 JPH0357664(B2) 申请公布日期 1991.09.02
申请号 JP19820500397 申请日期 1981.12.15
申请人 发明人
分类号 H04L25/40;H04L7/00;H04L7/02;H04L25/49;H04L25/493 主分类号 H04L25/40
代理机构 代理人
主权项
地址