发明名称 A logic simulation using a hardware accelerator together with an automated error event isolation and trace facility.
摘要 <p>Software simulators of logic design circuits run slowly but are capable of providing very finely detailed error trace analyses. On the other hand, hardware accelerators (70, 200) operating to perform similar functions are very fast in their execution but are not capable of practically isolating error states or other critical conditions. Accordingly, the present invention provides an interactive system combining software simulators and hardware accelerators (70, 200) so that when desired test results do not favorably compare with simulated results, a mechanism is provided for storing the current hardware accelerator (70, 200) state and restoring the accelerator to a previous checkpoint state which has been saved as a result of a prior periodic interruption. The hardware accelerator (70, 200) is then operated for a time sufficient to bring it up to a state that occurs just before the detected miscomparison. At this point, state information from the hardware accelerator (70, 200) is supplied to a software simulator for detailed error analysis and fault tracing. The hardware accelerator (70, 200) may then be restarted where it left off or with a different task. In this way, optimal utilization is made of expensive hardware accelerator (70, 200) resources while nonetheless providing error event isolation and the ability to generate detailed traces of simulated behavior. &lt;IMAGE&gt;</p>
申请公布号 EP0442277(A2) 申请公布日期 1991.08.21
申请号 EP19910100550 申请日期 1991.01.18
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 ACKERMAN, DENNIS FRANK;BENDER, DAVID RANDA;CHU, SALINA SAU-YUE;DEIBERT, GEORGE ROBERT;HALLOCK, GARY GRIFFEN;LACKEY, DAVID ERNEST;SHELDON, ROBERT GEORGE;STRANKO, THOMAS ANDREW
分类号 G06F11/25;G06F11/26;G06F11/34;G06F17/50 主分类号 G06F11/25
代理机构 代理人
主权项
地址