发明名称 LOW POWER, HIGH NOISE MARGIN LOGIC GATES EMPLOYING ENHANCEMENT MODE SWITCHING FETS
摘要 LOW POWER, HIGH NOISE MARGIN LOGIC GATES EMPLOYING ENHANCEMENT MODE SWITCHING FETS A low power, high noise margin logic gate comprises: an input terminal, an output terminal, and first and second voltage supply terminals; an enhancement mode switching FET having a gate connected to the input terminal, a source and a drain; a load device connected between the drain of the switching FET and the first voltage supply terminal; a feedback device connected between the source of the switching FET and the second voltage supply terminal; a two terminal level shift device connected between the drain of the switching FET and the output terminal; and an enhancement mode pulldown FET having a gate connected to the source of the switching FET, a source connected to the second voltage supply terminal, and a drain connected to the output terminal. The logic gate as defined above operates as an invertor. The logic gate may further comprise one or more additional enhancement mode switching FETs, each having a drain connected to the load device, a source connected to the feedback device, and a gate connected to a corresponding input terminal. With the additional switching FETs and input terminals, the logic gate functions as a NOR gate.
申请公布号 CA1286733(C) 申请公布日期 1991.07.23
申请号 CA19890591778 申请日期 1989.02.22
申请人 BELL-NORTHERN RESEARCH LTD.;NORTHERN TELECOM LIMITED 发明人 SITCH, JOHN E.
分类号 H03K19/20;H03K19/0944;H03K19/0952;(IPC1-7):H03K17/30 主分类号 H03K19/20
代理机构 代理人
主权项
地址