发明名称 Clock recovery phase lock loop having digitally range limited operating window
摘要 A PLL architecture is disclosed which incorporates a coarse adjustment feedback loop and a fine adjustment feedback loop together providing a combined error signal to a single VCO. The coarse adjustment feedback loop includes two digital counters set to divide the VCO output frequency by two different numbers. The outputs of the counters are coupled to the inputs of respective phase-frequency detectors, and the pump-up output of one of the detectors and the pump-down output of the other detector are used as the coarse adjustment pump-up and pump-down signals, respectively, in the coarse adjustment feedback loop. The coarse adjustment feedback loop thereby establishes a frequency range limitation for the fine adjustment feedback loop.
申请公布号 US5015970(A) 申请公布日期 1991.05.14
申请号 US19900481449 申请日期 1990.02.15
申请人 ADVANCED MICRO DEVICES, INC. 发明人 WILLIAMS, BERTRAND J.;TREADWAY, RONALD L.
分类号 H03L7/113;H04L7/00;H04L7/033 主分类号 H03L7/113
代理机构 代理人
主权项
地址